

International Journal of Research Publication and Reviews Journal homepage: www.ijrpr.com ISSN 2582-7421

# Analysis and Implementation of FSM and Combinational Logic Circuit Using Artificial Neural Network

## <sup>1</sup>Devendra Kumar Maheshwari, <sup>2</sup>Mukta Sahu, <sup>3</sup>Deepak Sharma,

<sup>1</sup>Mtech scholar, <sup>2,3</sup>Assistant professor

<sup>1,2,3</sup>Department of EC Engineering, LNCT (Bhopal) Indore Campus, Indore(M.P.) (Old name: - Lord Krishna College of Technology, Indore)

## ABSTRACT

The design and testing of digital circuits and systems has undergone a paradigm shift in recent times with the advent of artificial intelligence. It was customary to design digital circuits using the knowledge of the internal circuitry or the input-output mapping or truth table of the circuit. Some modern applications though need interactive behavior from systems which finally boils down to the interactive design of digital circuits. Some example can be the internal circuitry of interactive gaming consoles, vending machines, sequence detectors, human machine interfaces (HMI) etc. The aim is to design an Artificial Intelligence based system which would get trained using the limited input-output mapping of the circuit and be able to predict the future behavior of the circuit.

## **1.0 INTRODUCTION**

## 1.1 DIGITAL CIRCUIT DESIGN

The basic building blocks of digital circuits are Gates. Gates can be thought of as entities which take logic 0 or 1 as input combinations and yield an output depending on the logical operation on the inputs. Needless to say, the output is also in the form of 0 and 1. Logic gates serve as the basic building block for digital circuits. Digital circuits can be broadly classified as:

- 1) Combinational Circuits.
- 2) Sequential Circuits.

1.1.1 **Combinational Circuit**:-A combinational circuit is the digital logic circuit in which the output depends on the combination of inputs at that point of time with total disregard to the past state of the inputs. The digital logic gate is the building block of combinational circuits



## Figure 1.1- Combinational Circuit

1.1.2 Sequential Circuit:- The sequential circuit is a special type of circuit that has a series of inputs and outputs. The outputs of the sequential circuits depend on both the combination of present inputs and previous outputs. The previous output is treated as the present state



#### Figure 1.2 -Sequential Circuit 1.2 FINITE STATE MACHINES

State machines are a method of modeling systems whose output depends on the entire history of their inputs, and not just on the most recent input. State machines can be used to model a wide variety of systems, including:

- user interfaces, with typed input, mouse clicks, etc.;
- conversations, in which, for example, the meaning of a word "it" depends on the history of things that have been said;
- the state of a spacecraft, including which valves are open and closed, the levels of fuel and oxygen, etc.; and
- the sequential patterns in DNA and what they mean.

State machine models can either be continuous time or discrete time. In continuous time models, we typically assume continuous spaces for the

#### 1.2.1 Primitive state machines

We can specify a transducer (a process that takes as input a sequence of values which serve as inputs to the state machine, and returns as output the set of outputs of the machine for each input) as a state machine (SM) by specifying:

- a set of states, S,
- a set of inputs, I, also called the input vocabulary,
- a set of outputs, O, also called the output vocabulary,
- a next-state function,  $n(i_t, s_t) \rightarrow s_{t+1}$ , that maps the input at time t and the state at time t to the state at time t + 1,
- an output function,  $o(i_t, s_t) \rightarrow o_t$ , that maps the input at time t and the state at time t to the output at time t; and
- an initial state, s<sub>0</sub>, which is the state at time 0.

#### 1.2.2 Mealy Machine

In this model of FSM, the output values are determined both by its current state and the current inputs. In the figure 1.2 it is shown that the input is fed to the combinational circuit C1 and then a state register is used to store the output of C1. The input and the output of the register fed to the second combinational circuit C2. Hence the output is determined both by present state and input.



Figure 3. Mealy Type Machine

Figure 1.3 Mealy Machine

#### 1.2.2 Moore Machine

A Moore machine is a finite-state machine whose current output values are determined only by its current <u>state</u>. This is in contrast to a <u>Mealy machine</u>, whose output values are determined both by its current state and by the values of its inputs. Like other finite state machines, in Moore machines, the input typically <u>influences the next state</u>. Thus the input may indirectly influence subsequent outputs, but not the current or immediate output.



## 2.0 PROBLEM DOMAIN

1)

Conventionally, all digital circuits are designed by the following to techniques:

Prior knowledge of the internal circuitry. For example consider the circuit diagram of a half adder circuit

#### Figure 2.1 Internal Circuitry of a Half Adder

1) Input – Output mapping of the circuit also called the **Truth- Table.** 

|     | Truth | n Table |       |  |
|-----|-------|---------|-------|--|
| Inj | put   | Output  |       |  |
| A   | В     | Sum     | Carry |  |
| 0   | 0     | 0       | 0     |  |
| 0   | 1     | 1       | 0     |  |
| 1   | 0     | 1       | 0     |  |
| 1   | 1     | 0       | 1     |  |

In both the cases, either the internal circuit or the input-output mapping of the circuit was known which meant circuit design would be possible following standard design steps. The major challenge arrives when neither the internal circuit nor the truth table of the circuit is known but only certain input output mapping pairs are known which tend to change. In such cases, it becomes extremely complex to predict the behavior of the circuit. Such applications are needed in human machine interfaces (HMI) and interactive systems.

The design of such systems requires the need of Artificial Intelligence. There are several AI based algorithms that can be utilized for the design and prediction of digital circuits. We mainly focus on systems with feedback or systems with **Back Propagation**.

#### 3.0 SOLUTION DOMAIN AND PROPOSED METHODOLOGY

#### 3.1 ANN (Artificial Neural Networks):-

Artificial Neural Networks (ANN) are computing systems or technique that are inspired by the learning architecture of human brain to discover the relations between the input and target variables of a system. Neurons are simple processing units, which has the ability to store experimental data and which work as parallelly distributed processor.

The axon works as a transmitter of the neuron. It sends signals to neighbouring neurons. The synapse or synaptic terminal are the connection between the axon of one neuron and the dendrites of neighbouring neutron, which is the communication link in between the two neurons



Figure 3.1:Biological Model of Neuron.

Consider a signals<sub>1</sub> travelling through a path  $p_1$  from dendrites with weight  $w_1$  to the neuron. Then the value of signal reaching the neuron will bes<sub>1</sub>.  $w_1$ . If there are "n" such signals travelling through n different paths with weights ranging from  $w_1$  to  $w_n$  and the neuron has an internal firing threshold value of  $\theta_n$ , then the total activation function of the neuron isgiven by:

$$y = \sum_{i=1}^{n} X_i . W_i + \theta_i (4.1)$$

Here X<sub>i</sub> represents the signals arriving through various paths,

 $W_i$  represents the weight corresponding to the various paths and  $\theta$  is the bias. The entire mathematical model of the neuron or the neural network can be visualized pictorially or the pictorial model can be mathematically modelled. The design of the neural network can be modelled mathematically and the more complex the neural design, more is the complexity of the tasks that can be accomplished by the neural network. The above concept can be visualized by the following diagram:



Figure 3.2: The mathematical formulation of the neural model.

ANN poses great ability to train itself based on the data provided to it for initial training. It has the tendency of self-organization during learning period and it can perform during real time operation.



Figure 3.3: Working model of an ANN

## **3.2 BACK PROPAGATION**

Although the weights of a neural network tend to make subsequent error plummet, yet the rate at which the error reduces is critical in real time systems. Hence, it is prudent enough to design a system in which errors are fed back to the system in order to make it realize the amount of error present in every iteration. This technique is called back propagation.





## 4.0 RESULTS

Before proceeding towards complex FSMs, we start our discussion with the design and implementation of logic gates. Subsequently, we move on to the design of combinational circuits, sequential circuits and finally sequence detectors.

The circuits simulated are:

- 1) AND GATE using LM Algorithm
- 2) HALF ADDER using LM Algorithm
- 3) JK FLIP FLOP using LM Algorithm
- 4) A Jordan network implementation of the Half Adder
- 5) Sequence detector design using LM, BR and SCG algorithms.

The performance indices considered here are:

- 1) Mean Square Error (MSE)
- 2) Epochs or execution time
- 3) Iterations
- 4) Error Histograms for Graphical Error Representation
- 5) Regression

Best Validation Performance is 1.2412e-05 at epoch 3





Figure 4.2: Training States for AND Gate



Figure 4.3: Regression Analysis for AND Gate 4.2 Half Adder



Figure 4.4: Logic Diagram of Half Adder

|     | Trutl | 1 Table |       |  |
|-----|-------|---------|-------|--|
| Inp | out   | Output  |       |  |
| A   | В     | Sum     | Carry |  |
| 0   | 0     | 0       | 0     |  |
| 0   | 1     | 1       | 0     |  |
| 1   | 0     | 1       | 0     |  |
| 1   | 1     | 0       | 1     |  |

Figure 4.5: Truth Table for Half Adder



Figure 4.7: Training States for Half Adder



Figure 4.8: Error Histogram for Half Adder

| eural Network                                                                  |                               |                                     |                 |                |          |       |
|--------------------------------------------------------------------------------|-------------------------------|-------------------------------------|-----------------|----------------|----------|-------|
|                                                                                |                               |                                     |                 | yput<br>2      |          |       |
| lgorithms                                                                      |                               |                                     |                 |                |          |       |
| ata Division: Rando<br>raining: Levenl<br>erformance: Mean<br>alculations: MEX | m (divi<br>berg-Ma<br>Squared | iderand)<br>rquardt (†<br>Error (m: | trainIm)<br>:e) |                |          |       |
| ogress                                                                         |                               |                                     |                 |                |          |       |
| och                                                                            | 0 [                           |                                     | 3 iterations    |                | 1000     |       |
| me:                                                                            | ĺ                             |                                     | 0:00:00         |                |          |       |
| rformance:                                                                     | 1.05                          |                                     | 4.98e-23        |                | 0.00     |       |
| adient:                                                                        | 1.70                          |                                     | 1.30e-11        |                | 1.00e-07 |       |
| u: 0.                                                                          | 00100                         |                                     | 1.00e-06        | _              | 1.00e+10 |       |
| ilidation Checks:                                                              | 0 [                           |                                     | 0               |                | 0        |       |
| its                                                                            |                               |                                     |                 |                |          |       |
| Performance                                                                    | (plotp                        | erform)                             |                 |                |          |       |
| Training State                                                                 | (plotti                       | ainstate)                           |                 |                |          |       |
| Error Histogram                                                                | (plote                        | rrhist)                             |                 |                |          |       |
| Regression                                                                     | (plotri                       | egression)                          |                 |                |          |       |
| Fit                                                                            | (plotfi                       | t)                                  |                 |                |          |       |
|                                                                                |                               |                                     |                 | Plot Interval: | 1 epochs |       |
|                                                                                |                               |                                     |                 |                |          |       |
| <ul> <li>Minimum gradi</li> </ul>                                              | ent read                      | ned.                                |                 |                |          |       |
|                                                                                |                               |                                     |                 |                |          | 1. 1. |

Figure 4.9: Neural Network Design for Half Adder



Figure 4.10: Regression Analysis for Half Adder 4.3 JK Flip Flop:



Figure 4.11: Logic Diagram of JK Flip Flop

| Q | J | К | Q(t+1) |
|---|---|---|--------|
| 0 | 0 | 0 | 0      |
| 0 | 0 | 1 | 0      |
| 0 | 1 | 0 | 1      |
| 0 | 1 | 1 | 1      |
| 1 | 0 | 0 | 1      |
| 1 | 0 | 1 | 0      |
| 1 | 1 | 0 | 1      |
| 1 | 1 | 1 | 0      |

Figure 4.12: Truth Table for JK Flip Flop



Figure 4.13: MSE analysis for JK Flip Flop



Figure 4.14: Training States for JK Flip Flop



Figure 4.15: Error Histogram for JK Flip Flop



Figure 4.16: Neural Network Design for JK Flip Flop



Figure 4.17: Regression Analysis for JK Flip Flop

## **5.0 CONCLUSION**

It can be concluded from the previous discussions that the design and prediction of complex digital circuits is possible using Artificial Neural Networks (ANN). The benefit of such a system lies in the fact that there is no need of knowing the internal circuitry or the complete input output mapping of the digital system to predict its performance. The behavior of the circuit can be predicted by the ANN based system once the system has been trained. This approach finds extensive application in interactive gaming, Human Machine Interfaces (HMI), hardware level cryptography.

#### **6.0 FUTURE SCOPE**

The future scope can be thought of as in improving and optimizing the present algorithms to attain even better performance indices such as lesser number of iterations, better regression and lesser MSE. Also the design of cascaded algorithmic structures can be designed to while retaining the merits of each of the algorithms. Also, more complex circuits can be tested in real time applications.

#### REFERENCES

[1] State assignment for area minimization of sequential circuits based on cuckoo search optimization q Aiman H. El-Maleh, Sadiq M. Sait, AbubakarBala Elsevier 2015

[2] VLSI Implementation of Deep Neural Network Using Integral Stochastic Computing ArashArdakani, Student Member, IEEE, François Leduc-Primeau, NaoyaOnizawa, Member, IEEE, Takahiro Hanyu, Senior Member, IEEE and Warren J. Gross, Senior Member, IEEE 2016

[3] Memristor-Based Cellular Nonlinear/Neural Network: Design, Analysis, and Applications ShukaiDuan, Member, IEEE, Xiaofang Hu, Student Member, IEEE, Zhekang Dong, Student member, IEEE Transaction 2015

[4] A Synthesis Flow for Sequential Reversible Circuits Mathias Soeken\_ Robert Wille\_ Christian Otterstedt\_ Rolf Drechsler, IEEE 2014

[5] On adaptive experiments for nondeterministic finite state machines Natalia Kushik · Khaled El-Fakih · Nina Yevtushenko · Ana R. Cavalli, Springer 2014

[6] Deep Learning in Neural Networks: An Overview Technical Report IDSIA-03-14 / arXiv:1404.7828 v4 [cs.NE] (88 pages, 888 references)

J<sup>°</sup>urgenSchmidhuber The Swiss AI Lab IDSIA IstitutoDalleMolle di Studisull'IntelligenzaArtificiale, IEEE 2014

[7] Low-Power Analysis of VLSI Circuit Using Efficient Techniques P.Rahul Reddy1, D.Prasad2, IJNTSE 2015

[8] Finite-state computation in analog neural networks: steps towards biologically plausible models? Mikel L. Forcada and Rafael C. Carrasco, Springer 2012

[9] Backpropagation and Levenberg-Marquardt Algorithm for Training Finite Element Neural Network Arnold Reynaldi\*, Samuel Lukas†, Helena Margaretha\*, IEEE 2012

[10] Predictive Abilities of Bayesian Regularization andLevenberg–Marquardt Algorithms in Artificial Neural Networks: A Comparative Empirical Study on Social Data Murat Kayri, MDPI, 2016

[11] A Scaled Conjugate Gradient Algorithm for Fast Supervised Learning Martin F. Møller Computer Science Department, Springer 2010

[12] Jordan Neural Network for Modelling and Predictive Control of Dynamic Systems AntoniWysocki and MaciejŁawry'nczuk, IEEE 2015

[13] Weighting Finite-State TransductionsWith Neural Context PushpendreRastogi and Ryan Cotterell and Jason Eisner, NAACL-HLT Proceedings 2016

[14] Recurrent Neural Networks: State Machines and Pushdown Automata C. Lee Giles, Alexander Ororbia II The Pennsylvania State University University Park, PA, USA giles@ist.psu.edu http://clgiles.ist.psu.edu

[15] Desig n and Implementation of Neural Network Logic Circuits with Global Convergence Hiroshi NINOMIYA, Kunitaka EGAWA, Takeshi KAMIO and Hideki ASAI, IEEE 1996

[16] Advanced AI Search Techniques in Modern Digital Circuit Synthesis

LECH JÓ ZWIAK Faculty of Electrical Engineering EH 9.24, Eindhoven University of Technology, Kluwer Academic PublisherS, Netherlands 2003

[17] Application of neural networks to efficient design of wireless and RF circuits and systems RavenderGoyal and Vladimir Vereme, AMSACTA 2000

[18] Design of logic gates using spiking neural P systems with homogeneous neurons and astrocytes-like control Tao Song , Pan Zhen , M.L. Dennis Wong, Xun Wang, Elsevier 2016

[19] Design and Implementation of Parallel Hierarchical Finite State Machines Valery Sklyarov, IouliiaSkliarova, IEEE Explore 2008